## Mark scheme | Question | | Answer/Indicative content | Marks | Guidance | |----------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | а | Data/instructions are fetched from memory/RAM/primary storage Data/instructions are stored using the registers / correct example of a register storing address/data Data/instructions are decoded / Data/instructions are split into opcode and operand Data/instructions are executed/processed ALU performs the logical/arithmetic calculations | 2 | MP4 BOD carried out etc. for executed. Ignore inaccurate references to registers and components (other than MP2 correct example of a register). Examiner's Comments Candidates often correctly identified that data is fetched from memory, or from RAM, and are then processed. Some candidates gave a more technical description including the role of the registers in this process. The stronger responses included clear references to data or instructions being processed. Some candidates inaccurately identified that information was processed, or that programs were fetched from memory. | | | b | <ul> <li>1 mark for naming register, 1 for matching purpose</li> <li>Program counter / PC</li> <li>Stores the address of the current/next instruction to be fetched / stores the address of the instruction for the current/next FE cycle</li> <li>Memory address register / MAR</li> <li>Stores the address of the current/next instruction/data to be fetched / stores the address where data/instruction is to be stored</li> <li>Memory data register / MDR</li> </ul> | 4 | Careful that the purpose is not an action such as fetches, takes, retrieves. Read full purpose and award a correct point Accept Current instruction register/CIR/Instruction register/IR Stores the instruction currently being executed BOD memory buffer register for MDR. | | | Stores the data/instruction fetched from memory / stores data/instruction to be stored in memory / stores the data/instruction located in the memory location in the MAR Accumulator / ACC Stores the result of calculations / stores data currently being processed / by example / stores the result from the ALU | | If there is no register but the register is given in the purpose column, award the purpose if accurate. If the answer in the register column is incorrect, do not mark purpose. For PC and MAR, accept 'pointer' for storing address Accept memory address, memory data Examiner's Comments Candidates were often able to identify one or two registers that are used in the F-E cycle. Fewer candidates were able to give a purpose in the F-E cycle. Some candidates identified that the registers were involved in the fetching or transmission of data, for example that the MAR transmits the address to RAM Misconception A common misconception is that the program counter keeps track of how many programs have run or counts the instructions that are being processed. | |---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1 mark each to max 3 | | 'clock' 'cache' 'speed' 'cores'<br>on its own is NE. | | С | <ul><li>Clock speed</li><li>Cache size</li><li>Number of cores</li></ul> | 3 | Examiner's Comments Candidates were often able to identify at least one characteristic of a CPU, most | | | | | commonly the clock speed and number of cores. Some responses were not precise enough as to the characteristics, for example stating 'clock' or 'core' without reference to the speed of the clock, or the number of cores, which were too ambiguous. | |---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Total | 9 | | | 2 | <ul> <li>1 mark each to max 3</li> <li>Has a specific purpose / it only performs one/limited task / dedicated to the Follow Me system</li> <li>Built within a larger device/car</li> <li>Dedicated/specific/its own hardware / sensors</li> <li>Has a microprocessor</li> <li>Built-in operating system/software / software is all in firmware/ROM</li> <li> it's instructions/operation does not/is hard to change/update</li> <li>It is a control system / it is automated</li> </ul> | 3 | MP2 BOD reference to it being 'built into' 'something' reasonable Examiner's Comments This question required candidates to apply their understanding of embedded systems to a different system. Candidates were often able to identify the key features of embedded systems that were relevant to this scenario. The most common points being that the system has a single purpose. Some candidates also identified that the system is built within a larger system, being the car. Fewer candidates were able to provide a third point. Those that did most commonly identified the dedicated hardware or gave an example such as the sensors are only providing data for this system. | | | Total | 3 | | | 3 | <ul> <li>1 mark for example:</li> <li>e.g.</li> <li>Auto lights</li> <li>Auto window wipers</li> <li>Sat nav / GPS</li> <li>Airconditioning / climate control</li> </ul> | 3 | Allow anything that could be reasonably within a car. If example is not clear if it's an embedded system, read explanation for justification e.g. hazard lights – could be embedded if they are activated automatically when | | | <ul> <li>Radio/entertainment/infotainment system/media system</li> <li>Lane assist</li> <li>Engine management system</li> <li>Auto-park</li> <li>Cruise control</li> <li>Auto-brake</li> <li>Follow-me</li> <li>Dashcam</li> <li>1 mark each to max 2 for explanation.</li> <li>Limited functions / by example e.g. the system only checks the light and turns lights on/off</li> <li>Dedicated microprocessor / by example e.g. there is a microprocessor that is only checking the lights</li> <li>Hard to change function / by example e.g. the user cannot make the light system do any other role</li> </ul> | | the car crashes. Award the example in the explanation if this occurs. If justification is generic features of an embedded system max 1 for explanation. Do not award 'built into the car/larger machine' because this is in the question. Examiner's Comments This question required candidates to consider embedded systems within a car. There were a range of possible systems, the most common being GPS or satellite navigation systems. Other common responses included automated lights, automated wipers, and parking sensors. The most common explanation was that the system has a single (or limited) purpose, but few candidates expanded beyond this. Some candidates repeated that it was built into the car but this was provided in the question. Some candidates provided examples of embedded systems such as a washing machine, a microwave and a fridge/freezer. This was not appropriate to the context of the question. | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Total | 3 | | | 4 | 1 mark for each term or definition | 4 | Read whole answer for CU and award correct point at any stage. | | | | | CDII commonent au maniat | Definitio- | | | |---|---|---|-----------------------------|-----------------------------------------------|---|-----| | | | | CPU component or register | Definition | | | | | | | | Stores the address of the next instruction to | | | | | | | | be fetched from | | | | | | | Program Counter / PC | memory. Increments | | | | | | | | in each fetch-execute | | | | | | | | cycle. | | | | | ļ | | | (Sends signals to) | | | | | | | | synchronise / | | | | | | | | control / coordinates | | | | | | | | the | | | | | | | CU (Control Unit) | processor/hardware/F- | | | | | | | | E<br>cycle/processes/flow | | | | | | | | of data / decodes | | | | | | | | instructions (in CIR) | | | | | | | | / runs F-E cycle | | | | | | | | Stores the address of | | | | | | | | the data to be fetched | | | | | | | Memory Address Register / | from, or the address | | | | | | | MAR | where the data is to | | | | | | | | be stored. | | | | | | | | Performs the | | | | | ļ | | Arithmetic Logic Unit / ALU | mathematical and | | | | I | | | | logical calculations. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Total | | 4 | | | Ī | | | 1 mark for correct ticks | s and gaps on | | | | | а | i | each row | | 4 | | | | | | | | | - 1 | | | | | | | | | Program | | ٦ | | |---|-----------------------------------------------------------|----|------------------------------------------|---------|---------------|---------------|----------------------|-----|---|---| | | | | Statement | MAR | MDR | Cache | Counter | RA | М | М | | | | | It stores a | , | | | | | | | | | | | single<br>address | ✓ | | | <b>√</b> | | | | | | | | It stores | | | | | | | | | | | | frequently<br>used | | | ✓ | | | | | | | | | instructions | | | | | | | | | | | | It is a register | ✓ | ✓ | | <b>√</b> | | | | | | | | It stores all currently | | | | | | | | | | | | running data | | | | | ✓ | | | | | | | and<br>instructions | | | | | | | | | | | ii | 1 mark for<br>1 mark for<br>result of ar | desci | ription | e.g. s | stores tl | | | | | | | | 1 mark per | bulle | ŧ | | | | | | | | | | | | | | speed | | | | | | b | | Exe | ecute | (F-E) | cycle | e Fetch<br>s per se | con | | | | | | | | | | | e instrud<br>r secon | | | | | | | | | culatio | | | | | | | | | | | Total | | | | | | | | | | | | 1 mark for each completed term | | | | | | | | | | Embedded systems have limited | | | | | | | | | | | | | | functions. | They | / are | | | | | | | 6 | often built into a <b>larger</b> machine. Two examples of | | | | | | | | | | | | | | embedded<br>machine a | | ems a | re a <b>w</b> | /ashing | I | | | | | | | automated | light | <b>s</b> in a | car. | | | | | | | | | Total | | | | | | | | | 7 | а | It has more cores. | 1<br>(AO2<br>1a) | Although Computer 1 has a lower clock speed than the CPU in Computer 2 it has more cores, which means that it can be faster than Computer 2. Any answer relating to splitting a program into processes that be carried out consecutively will be accepted. | |---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | b | RAM<br>SSD<br>HDD<br>Graphics card (GPU) | 2<br>(AO2<br>1a) | Marks can be awarded for other appropriate responses: e.g. Motherboard Sound card | | | С | <ul> <li>data is transferred faster (1)</li> <li>which makes a CPU more efficient (1)</li> <li>It is faster to transfer to and from cache (1)</li> <li>than transferring to and from RAM (1).</li> </ul> | 2<br>(AO2<br>1a) | 1 mark to be awarded for each correct identification and 1 mark to be awarded for the associated explanation to a maximum of 2 marks. | | | d | <ul> <li>An instruction is fetched from memory</li> <li>The instruction is then decoded</li> <li>The decoded instruction is then executed so that the CPU performs continuously</li> <li>The process is repeated</li> <li>The program counter is incremented</li> <li>The instruction is transferred to the MDR</li> <li>The address of the instruction to be fetched is placed in the MAR</li> </ul> | 2<br>(AO1<br>1a) | 1 mark to be awarded for each correct answer to a maximum of 2 marks. | | | | Total | 7 | |